# ECEN 5823-001 / -001B

Internet of Things Embedded Firmware

Lecture #28

07 December 2017





# Agenda

- Class announcements
- Google Sign up sheet
- Final Exam
- Final Report
- Memory for the IoT and IIoT markets



# Class Announcements

- Quiz 10 is due on Sunday the 10<sup>th</sup> at 11:59pm
- Any questions regarding the Course Project?
- Any questions regarding Bluetooth Mesh?



## Final Exam

- When: Sunday the 17<sup>th</sup> at 1:30 to 4:00pm
- Where: ECCR 1B51
- Similar format to Mid-Term, D2L base
- Tentatively planning:
  - 40 questions (100% of Final Exam)
    - 2 hours for exam
    - Covering material since Mid-Term plus BLE
    - Any topic related to programming assignments plus course project
  - 5 bonus questions (up to +5% of Final Exam)
    - 5 minutes
    - Past quiz questions from quiz 7, 8, 9, and 10
- Distant Students can take the Final from 1:30pm on Sunday the 17<sup>th</sup> through 11:59pm on the 17th





# Course Project Demo Sign up

 Here is the link to sign up for the course project demos. If you are a distant learning team and there are no appropriate times, we can target Friday the 15th or some other time. Another alternative for distant students is a video conference call.

https://docs.google.com/a/colorado.edu/spreadsheets/d/19 pyGBCRNCU37iTsneXGnOyGnfPwv31wxGi yn6B3nuc/edit?u sp=sharing





# ECEN 5823-001 Internet of Things Embedded Firmware Final Report Rubric worksheet Fall 2017

| Team Members: |  |
|---------------|--|
| Date:         |  |

|                                             | <u>Points</u> |
|---------------------------------------------|---------------|
| Overview of project (2pts)                  |               |
| What problem does the project solve? (2pts) |               |
| Hardware block diagram (1pt)                |               |
| Key components (1pt)                        |               |
| Functional Description (4pt)                |               |





# ECEN 5823-001 Internet of Things Embedded Firmware Course Project Rubric worksheet Fa II2017

| Team Members:                                                |               |               |
|--------------------------------------------------------------|---------------|---------------|
| Date:                                                        |               |               |
| Dev kit and sensors returned?                                | (if no, -30%) |               |
|                                                              |               |               |
|                                                              |               | <u>Points</u> |
| Over the Air Updates (1pt)                                   |               |               |
| Persistent Memory (1pt)                                      |               |               |
| Application use of LCD (1pt)                                 |               |               |
| TX Power optimized to the application (1pt)                  |               |               |
| Optimized ConnInterval and SlaveLatency to application (1pt) |               |               |



## How does FLASH work?



**MOSFET** 

Floating-Gate Transistor





## How does FLASH work?

bit value = 0

bit value = 1





SLC (Single Level Cell)

- 2 charge states
- 1 bit per floating gate transistor





# How does FLASH work?





#### **Data Retention**



In flash storage, data retention is the measure of how long the integrity of data can be guaranteed after being written to the flash drive without suffering from data corruption. Once a flash cell is charged, the electrons stored in the cell leak across the NAND gate over time, causing the charge on the cell to decrease. With enough leakage, the voltage level on the cell will drift into the neighboring region, causing the incorrect binary value to be read.

Because SLC flash memory is only divided into two voltage regions, it has more margin for charge loss before a bit flip occurs (a 0 becomes a 1), as shown in Figure 2.



Figure 2 SLC Flash Data Storage





On the other hand, MLC can tolerate much less charge loss before data errors occur because it has a similar voltage range divided into four regions, as shown in Figure 3.



Figure 3 MLC Flash Data Storage



## Retention Loss



Charge leakage over time



One dominant source of flash memory errors [DATE '12, ICCD '12]



5



# Correction to TI application note SLAA334

Understanding MSP430 Flash Data Retention, SLAA392

SLAA392

NSTRUMENTS

### 2.3.1 Accelerated Tests

To test the flash data retention at various temperatures we make use of accelerated tests on the flash. These tests are wholly based on Arrhenius law and equation. The Arrhenius theory allows the test of any device under accelerated environments for short periods and predicts the behavior under normal conditions for longer periods. Similar tests are performed on the MSP430 flash to test and predict data retention. During each test, an unprogrammed device is subjected to these tests. A flash failure is indicated when any of the flash cells change from an unprogrammed state (logic 1) to logic 0. The Arrhenius equation is shown in Equation 1.





## eMMC

- eMMC
  - Embedded MultiMediaCard Memory
  - MMC (MultiMediaCard)
    - Released in 1997 by SanDisk and Siemens AG
    - Based on NAND memory
    - Much smaller than other non-volatile cards in 1997 based on NOR Flash technology such as CompactFlash
  - Designed to solve NAND memory issues for the system designer
    - Perform ECC
    - Increase reliability
      - Static wear leveling
      - Dynamic (Global) wear leveling
    - System design becomes independent to NAND die changes resulting in ECC changes







# eMMC architecture

- eMMC memory is 2 die in one package
  - An EMMC controller
  - NAND memory
- eMMC advantages
  - Industry standard in both hardware and software
  - Enables the eMMC solution to be multi-source to enhance availability and reduce cost
  - Off loads the NAND management from the system firmware or hardware
  - System hardware and firmware does not need to change as NAND memory shrinks and changes ECC scheme – the change is supported by the eMMC controller





# Example of NAND management offload

- Hyperstone S8 NAND Management Features
  - hyReliability™ Flash Memory Management optimizing reliability, power fail safety, endurance, data retention, and performance
  - Read Disturb Management, dynamic data refresh to maximize data retention and refresh data subject to read disturbance
  - Static and Global Wear leveling to maximize write endurance
  - Bad Block Management
  - Complete Flash Translation Layer (FTL) for random Flash data access including mapping of logical block addresses (LBA) to physical block addresses (PBA)





## **FRAM**

• Ferroelectric Random Access Memory (FRAM), also known as FeRAM or F-RAM, is a memory technology that combines the best of Flash and SRAM. It is non-volatile like Flash, but offers fast and low power writes, write endurance of 10<sup>15</sup> cycles, code and data security that is less vulnerable to attackers than Flash/EEPROM



**Basic Ferroelectric memory cell** 

Radio-Electronics.com "FRAM Ferroelectric Random Access Memory Tutorial"





# FRAM Technology

- Molecular Structure
  - FRAM is a random access memory, meaning that each bit is read and written individually. This non-volatile memory is similar in structure to DRAM, which uses one transistor and one capacitor (1T-1C), but FRAM stores data as a polarization of a ferroelectric material (Lead-Zirkonate-Titanate). As an electric field is applied, dipoles shift in a crystalline structure to store information.
  - The use of crystal polarization as opposed to charge storage enables state retention, lower voltage requirements (as low as 1.5V) and fast write speeds when compared against Flash, EEPROM and SRAM technologies used in typical microcontroller.



## FRAM – Molecular Structure

In contrast to the complex charge storage mechanism used in EEPROM and flash, FRAM stores information through the use of a spontaneous, stable electric dipole found in the ferroelectric crystal. Intrinsically, the dipole atom within a ferroelectric crystal has either positive or negative orientation, as shown in Figure 2-4.

Applying an electrical field polarizes the material by creating large regions of the crystal with Ti/Zr ions all oriented the same direction (domains). By applying a voltage of opposite polarity above the coercive voltage, the Ti/Zr ions will have enough energy to overcome the energy barrier in the center of the cell to move to the other low-energy site as Figure 2-5 illustrates.

### Polarized Ferroelectric Crystals





Dipole

Figure 2-4. Dipole positions of ferroelectric crystals.



Figure 2-5. Lead-Zirconate-Titanate structure.





# FRAM Technology

- Reliability/Security advantages of FRAM Technology
  - The lack of a charge pump removes a key vulnerability against physical attacks.
  - FRAM is also resistant to electric/magnetic fields as well as radiation. Since FRAM state is not stored as a charge, alpha particles are not likely to cause bits to flip and the FRAM Soft Error Rate (SER) is below detectable limits.
  - On top of this resistance to external interference, FRAM is anti-tearing, meaning power lost during a write/erase cycle will not cause data corruption.



# FRAM Read/Write Operations



- Read and write operations represent the fundamental way that data is accessed and stored in semiconductor memory.
- An FRAM memory cell consists of a ferroelectric capacitor containing crystalline PZT, which contain many ferroelectric domains, each of which has the same dipole orientation.
- The capacitor is connected to by a plate line and bit lines (see Figure 2-9) and a transistor switch to access the capacitor. For PZT materials, this is a titanium or zirconium ion in a lead/oxygen crystal lattice.





# FRAM Read Operation



Figure 2-10. Reading a FRAM cell

- To read the data from a FRAM memory cell, a volt large induct potentially changing the state in large induction order to perform a read, FRAM to the plate order to perform a memory state and a
  - and a small always requires a memory state data from 25 and a small always read.

    data from an refresh after a read.

    large induced refresh after a read.

    large induced refresh after a read.

    large induced charge is a 0 bit and a large induced charge is a 1 bit (see Figure 2.10)

d on the plate o a 0 state. If on, then a

'ing voltage ر...'t change

שו ביו ווne. So, in reading the





# FRAM Write Operation

 Writing to FRAM is also simple. To write a 1, you apply a voltage to the bit line to force a change in the orientation of the dipole to a positive 1 bit. To write a 0, you apply voltage to the plate line to move

state to 0.





# FRAM memory comparisons

| All-in-one: FRAM MCU delievers m                             | n-one: FRAM MCU delievers max benefits |           |         |        |  |
|--------------------------------------------------------------|----------------------------------------|-----------|---------|--------|--|
| Specifications                                               | FRAM                                   | SRAM      | EEPROM  | Flash  |  |
| Non-volatile<br>Retains data w/o power                       | Yes                                    | No        | Yes     | Yes    |  |
| Write speed (13 KB)                                          | 10ms                                   | <10ms     | 2 secs  | 1 sec  |  |
| Average active Power [µA/MHz]  16 bit word access by the CPU | 100                                    | <60       | 50,000+ | 230    |  |
| Write endurance                                              | 1015                                   | Unlimited | 100,000 | 10,000 |  |
| Soft Errors                                                  | Below Measurable Limits                | Yes       | Yes     | Yes    |  |
| Bit-wise programmable                                        | Yes                                    | Yes       | No      | No     |  |
| Unified Memory Flexible code and data partitioning           | Yes                                    | No        | No      | No     |  |

<sup>\*</sup> Based on devices from Texas Instruments



msp-fram-b-lp-en#under



## FRAM use cases

- Remote sensing or data logging
  - Lower energy
    - Fast writes
    - Low voltage and current is needed to change FRAM data
  - 10 billion times more cycles than Flash
- Over the air updates
  - Updating FRAM takes 100x less time and 250x less energy/bit
  - No pre-erase required
  - Data can be written on-the-fly
    - Data can be written to FRAM right out of the COMM channel, with no buffering required





# FRAM use cases (continued)

- Energy Harvesting
  - Low active duty cycle for non-volatile writes
    - Low average and peak write power leads to low average and peak power consumption of the **MCU**
  - Faster wakeup time
    - Variables stored in non-volatile FRAM Over the air updates
- Data Security
  - No charge pump needed
  - Resistance to external fields
    - Memory protected from some types of physical attacks
  - State retention on power fail, fast writes and 10 write cycles
    - FRAM is not susceptible to Soft Errors
    - Update security keys quickly and send notifications in case of certain state changes





# FRAM Advantages/Disadvantages

## Advantages

- Lower power usage
- Faster write performance
- Much larger number of writeerase cycles

## Disadvantages

- Lower storage density
- Overall capacity limitation
- Higher cost

The over riding disadvantage is cost. The FRAM cell structure is limited on how small the structure can be made. One limitation is that as structures become small, they tend to stop being ferroelectric. This effect is related to the ferroelectric's "depolarization field." Currently TI is building FRAM at 130nm linewidths where flash is being build in line widths as small as 16nm.



## **EEPROM**

- EEPROM Electrically Erasable Programmable Read Only Memory
- A form of NOR flash that has been optimized for:
  - Byte writeable
  - Increased endurance
  - Possibly ECC
- Due to its optimization, it is more expensive to implement on a microcontroller than NOR flash
  - Larger cell size
  - Limits the EEPROM portion of a controller for data storage





# Dynamic Memory (DDR3, DDR3L, LPDDR3

- DDRx often referred to as (JEDEC) standard or commodity DRAM or just DRAM (DDR, DDR2, DDR3. etc.) JEDEC standard JESD79E, etc
- LPDDRx Referred to as low power, mobile or wireless DRAM (LPDDR, LPDDR2, LPDDR3). Also defined by JEDEC standard JESD209A, etc
- In most system, the type of DRAM will be limited by the micro processor, DSP, or FPGA memory controller, thus the DRAM should be included in the decision of these devices.
- Most common DRAM in today's mobile devices will be DDR2 or DDR3





# DDR3 comparisons

### LPDDR3

- Core voltage: 1.2v (1.8v
   WL required)
- I/O voltage: 1.2v
- Max Data rate: DDR1600
- Pin Cofig: 16x, 32x
- Partial Array Self-Refresh: individual bank and segment masking for partial-bank modes
- Deep Power DownMode: Yes

### DDR3

- Core voltage: 1.5v
- I/O voltage: 1.5v
- Max data rate: DDR2100
- Pin Conf: 4x, 8x, 16x
- Partial Array Self-Refresh:
   Optional
- Deep Power Down Mode: No

#### DDR3L

- Core voltage: 1.3v
- I/O voltage: 1.3v
- Max data rate: DDR2100
- Pin Conf: 4x, 8x, 16x
- Partial Array Self-Refresh:
   Optional
- Deep Power Down Mode: No





# SDxx memory cards provide:

- SPI bus to interface to micro controllers
- Card Security
  - Commands to disable writes
  - Write-protect notch
  - Card password
  - DRM copy-protection
- Real World Performance Issues:
  - Write Amplification
  - File Fragmentation





# Example of Industrial SD memory card

### Data Programming and Erase Endurance

#### Wear Levelling

#### Maximising SD Memory Life

Static wear levelling controls written data, including fixed data. Various use cases eliminate intensive data writing and maximise the lifetime of the SD card.



## Secure Storage

#### **Bit Error Auto Refresh**

#### Withstanding Repeated Reading Operations

Automatically refreshes the bit errors that accumulate over time, before they exceed the threshold. (Accumulated bit errors are detected from read data.)

\* This function does not guarantee permanent data retention.





# Example of Industrial SD memory card (Cont.)

#### Intelligent Data Writing

Dispersion of Writing Stress to NAND Flash Memory Intelligent data writing disperses the writing stress to NAND flash memory, to reduce program disturbances.

#### Recovery

Protects saved data and device

Unique Panasonic algorithms minimise data damage in the event of a power interruption. Even in the event that an error is generated, the controller recovers the data, restoring it to the condition prior to the error, and preventing errors from reaching the entire SD memory area.

\* Power Fail Robustness Mode firmware also available for more robust MLC system



# Example of Industrial SD memory card (cont.)

Panasonic SD memory features high endurance against static electricity, magnetism, and X-rays.



## **Temperature Resistance**

Operation is assured even under harsh temperature conditions.

A usable temperature range of -40 °C to 85 °C maintains stable performance everywhere, from extremely cold to intensely hot climates.



## **Electrostatic Resistance**

ICE 61000-4-2 compliance: Clears Electrostatic Discharge Immunity Tests of 150-pF energy storage capacitance, 15-kV aerial discharge, and 330-Ω discharge resistance.



### **Impact Resistance**

High endurance against bending and twisting.

Bendina load resistance

20 N (Newton) min. (SD standard: 10 N)

resistance

Twisting torque | 0.3 N·m (Newton meter) min. (SD standard: 0.15 N·m)



## **Magnetic Resistance**

Minimal damage from magnetic forces.

Operable after being set onto a 1,000-gauss DC magnetic field for approx. 1 minute.



## X-Ray Resistance

Data is protected from X-rays.

ISO 7816-1 compliance: Operable after 0.1 Gy (gray) of X-ray irradiation.



### **Water Resistance**

JIS IPX7 compliance: Operable after submerging the product in water (tap water, 1-m depth) for 30 minutes.

- \* micro SD Excluding SD adaptor use.
- \* Card only.



## **Built-in Fuse**

The internal card fuse protects against excess current and abnormal heating.

Even if excess current or abnormal heating were to occur due to internal card damage caused by the device being used or the environment, the built-in fuse will operate to prevent the SD Memory Card from overheating or igniting.

